# Abanob Evram

## <u>Assignmen2</u>



- The design has 5 inputs and 2 outputs
- Randomize the stimulus in the testbench and make sure that the output is correct from the waveform

#### [Q1]



```
module Q1_tb_randomized();
reg [2:0] D_tb;
reg A_tb,B_tb,C_tb,Sel_tb,Out_excpected,Out_bar_excpected;
wire Out_dut,Out_bar_dut;
Q1 Dut(D_tb,A_tb,B_tb,C_tb,Sel_tb,Out_dut,Out_bar_dut);
integer i;
initial begin
      for (i=0;i<99;i=i+1)begin
A tb=$random;
B tb=$random;
C tb=$random;
D tb=$random;
Sel tb=$random;
Out\_excpected=(Sel\_tb==1)?(\sim(A\_tb^B\_tb^C\_tb)):((D\_tb[0]\&D\_tb[1])|(D\_tb[2]));
Out_bar_excpected =~(Out_excpected);
#10
if(Out_excpected!=Out_dut)begin
$display("Error...");
$stop;
end
      end
```

\$stop;
end
initial begin
\$monitor("Out\_excpected =%d, Out\_dut=%d",Out\_excpected,Out\_dut);
end
endmodule

| <b>₽</b> - <b>♦</b> D_tb | 3'b011 | 011 | 001 | 100 | 101 | 110 | 101 | 000 | 101 | 110 | 010 | 000 |
|--------------------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| ♦ A_tb                   | 1'b0   |     |     |     |     |     |     |     |     |     |     |     |
| ♦ В_tb                   | 1b1    |     |     |     |     |     |     |     |     |     |     |     |
| ♦ C_tb                   | 1'b1   |     |     |     |     |     |     |     |     |     |     |     |
| Sel_tb                   | 1b1    |     |     |     |     |     |     |     |     |     |     |     |
| Out_excpected            | 1'b1   |     |     |     |     |     |     |     |     |     |     |     |
| Out_bar_excpected        | 1'b0   |     |     |     |     |     |     |     |     |     |     |     |
| Out_dut                  | 1b1    |     |     |     |     |     |     |     |     |     |     |     |
| Out_bar_dut              | 1'b0   |     |     |     |     |     |     |     |     |     |     |     |
| <b>⊫-</b> ∳ i            | 32'd0  | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  |

| <b></b> → D_tb         | 3'b011 | 100 | 110 | 010 | 001 | 011 | 101 |    | 000 | 100 | 101 | X  |
|------------------------|--------|-----|-----|-----|-----|-----|-----|----|-----|-----|-----|----|
| → A_tb                 | 1'b1   |     |     |     |     |     |     |    |     |     |     |    |
| ♦ В_tb                 | 1'b0   |     |     |     |     |     |     |    |     |     |     |    |
| <b>♦</b> С_ <b>t</b> b | 1'b1   |     |     |     |     |     |     |    |     |     |     |    |
| ♦ Sel_tb               | 1'b0   |     |     |     |     |     |     |    |     |     |     |    |
| Out_excpected          | 1'b1   |     |     |     |     |     |     |    |     |     |     |    |
| Out_bar_excpected      | 1'b0   |     |     |     |     |     |     |    |     |     |     |    |
| Out_dut                | 1'b1   |     |     |     |     |     |     |    |     |     |     |    |
| Out_bar_dut            | 1'b0   |     |     |     |     |     |     |    |     |     |     |    |
| <b>g</b> - <b>♦</b> i  | 32'd82 | 69  | 70  | 71  | 72  | 73  | 74  | 75 | 76  | 77  | 78  | 79 |

[Q2]

2) Design a 4-bit priority encoder, the following truth table is provided where x is 4-bit input and y is a 2-bit output. Randomize the stimulus in the testbench and add an expected result y in your testbench code and make the testbench self-checking.

#### The design code:

```
module Priority_encoder(X,Y);
input [3:0] X;
output reg [1:0] Y;
always @(*) begin
if (X[3]==1)
Y=3;
else if (X[2]==1)
Y=2;
else if (X[1]==1)
Y=1;
else
Y=0;
end
endmodule
```

#### x3 x2 x1 x0 y1 y0 1 Χ Χ Χ 1 0 1 Χ Χ 1 0 1 Χ 0 0 1 X 0

```
module Priority_encoder_tb();
reg [3:0] X_tb;
reg [1:0] Y_excpected;
wire [1:0] Y_dut;
Priority_encoder dut(X_tb,Y_dut);
integer i;
initial begin
      for(i=0;i<99;i=i+1)begin
X_tb=$random;
casex(X_tb)
'b1xxx:Y_excpected=3;
'b01xx:Y_excpected=2;
'b001x:Y_excpected=1;
'b000x:Y_excpected=0;
endcase
#10
if(Y_excpected!=Y_dut)begin
$display("Error....");
$stop;
end
```

end
\$stop;
end
initial begin
\$monitor ("Y\_excpected=%d, Y\_dut=%d",Y\_excpected,Y\_dut);
end
endmodule

## Note: I do not need to use else or default because I wrote all cases





### [Q3]

#### The design code:

module BCD(D,Y); input [9:0] D; output reg [3:0] Y; always @(\*) begin case(D) 2:Y=1;4:Y=2;8:Y=3; 16:Y=4; 32:Y=5; 64:Y=6: 128:Y=7; 256:Y=8; 512:Y=9; default: Y=0; endcase end endmodule

3) Design a decimal to BCD "Binary Coded Decimal" encoder has 10 input lines D0 to D9 and 4 output lines Y0 to Y3. Below is the truth table for a decimal to BCD encoder. Output should be held LOW if none of the following input patterns is observed. Randomize the stimulus in the testbench and add an expected result y in your testbench code and make the testbench self-checking.

|    |                |                |                | li li          | nput           |                |                |                |    | Output         |                |                |    |  |  |  |
|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|----|--|--|--|
| D, | D <sub>8</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Yo |  |  |  |
| 0  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1  | 0              | 0              | 0              | 0  |  |  |  |
| 0  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0  | 0              | 0              | 0              | 1  |  |  |  |
| 0  | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0  | 0              | 0              | 1              | 0  |  |  |  |
| 0  | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0  | 0              | 0              | 1              | 1  |  |  |  |
| 0  | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0  | 0              | 1              | 0              | 0  |  |  |  |
| 0  | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0  | 0              | 1              | 0              | 1  |  |  |  |
| 0  | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0  | 0              | 1              | 1              | 0  |  |  |  |
| 0  | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0  | 0              | 1              | 1              | 1  |  |  |  |
| 0  | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0  | 11             | 0              | 0              | 0  |  |  |  |
| 1  | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0  | 1              | 0              | 0              | 1  |  |  |  |

```
module BCD_tb();
reg [9:0] D_tb;
reg [3:0] Y_expected;
wire [3:0] Y_dut;
BCD dut(D_tb,Y_dut);
integer i;
initial begin
      for(i=0;i<1000;i=i+1)begin
D tb=$random;
if (D_tb==2)Y_expected=1;
else if(D_tb==4)Y_expected=2;
else if(D_tb==8)Y_expected=3;
else if(D_tb==16)Y_expected=4;
else if(D_tb==32)Y_expected=5;
else if(D_tb==64)Y_expected=6;
else if(D_tb==128)Y_expected=7;
```

| <b>-</b> → D_tb            | 10'h124      | 124      | 281      | 209      | 263      | 30d      | 18d      | 065      | 212      | 301      | 10d      |
|----------------------------|--------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| <u>→</u> → Y_expected      | 4'h0         | 0        |          |          |          |          |          |          |          |          |          |
| <b>II</b> - <b>→</b> Y_dut | 4'h0         | 0        |          |          |          |          |          |          |          |          |          |
| <b>-</b>                   | 32'h00000000 | 00000000 | 00000001 | 00000002 | 00000003 | 00000004 | 00000005 | 00000006 | 00000007 | 00000008 | 00000009 |
| <b></b> → D_tb             | 10'h124      | 124      | 281      | 209      | 263      | 30d      | 18d      | 065      | 212      | 301      | 10d      |
| → Y_expected               | 4'h0         | 0        |          |          |          |          |          |          |          |          |          |
| <b>II</b> - <b>◇</b> Y_dut | 4'h0         | 0        |          |          |          |          |          |          |          |          |          |
| <b>⊞-</b> ∲ i              | 32'd0        | 0        | 1        | 2        | 3        | 4        | 5        | 6        | 7        | 8        | 9        |
|                            |              |          |          |          |          |          |          |          |          |          |          |

4) Implement N-bit adder using Dataflow modeling style

#### [Q4]

#### The design code:

- The design takes 2 inputs (A, B) and the summation is assigned to output (C) ignoring the carn.
- Parameter N has default value = 1.
- Randomize the stimulus in the testbench and add an expected result y in your testbench code and make the testbench self-checking.

```
module N_bit_Adder(A,B,C);
parameter N = 1;
input [N-1:0] A,B;
output [N-1:0] C;
assign C = A+B;
endmodule
```

```
module N_bit_Adder_tb();
parameter N_tb =4;
reg [N_tb-1:0] A_tb,B_tb,C_expected;
wire[N_tb-1:0] C_dut;
N_bit_Adder #(N_tb) dut(A_tb,B_tb,C_dut);
integer i;
initial begin
      for(i=0;i<99;i=i+1)begin
A_tb=$random;
B_tb=$random;
C_expected=A_tb+B_tb;
#10
if(C_dut!=C_expected)begin
$display("Errror...");
$stop;
end
      end
$stop;
end
initial begin
$monitor("A tb=%d, B tb=%d, C expected=%d, iteration=%d", A tb, B tb, C expected, i);
end
endmodule
```

| <b>-</b> -                | 4'd4  | 4 | 9  | 13 | 5 | 1  | 6 | 13 | 9  | 5  |    | 2  |
|---------------------------|-------|---|----|----|---|----|---|----|----|----|----|----|
| <b></b> → B_tb            | 4'd1  | 1 | 3  | 13 | 2 | 13 |   | 12 | 6  | 10 | 7  | 15 |
| <u>→</u> C_expected       | 4'd5  | 5 | 12 | 10 | 7 | 14 | 3 | 9  | 15 |    | 12 | 1  |
| <b>-</b> - <b>♦</b> C_dut | 4'd5  | 5 | 12 | 10 | 7 | 14 | 3 | 9  | 15 |    | 12 | 1  |
| <b>⊪</b> -∳i              | 32'd0 | 0 | 1  | 2  | 3 | 4  | 5 | 6  | 7  | 8  | 9  | 10 |

5) Design N-bit ALU that perform the following operations

### [Q5]

#### The design code:

module N\_bit\_Adder(A,B,C); parameter N = 1; input [N-1:0] A,B; output [N-1:0] C; assign C = A+B; endmodule

- · The design has 3 inputs and 1 output
- Instantiate the half adder from the previous design to implement the addition operation of the ALU
- For the subtraction, subtract B from A "A B"
- Parameter N has default value = 4.
- Randomize the stimulus in the testbench and add an expected result y in your testbench code and make the testbench self-checking.

| Inp | outs | Outputs     |
|-----|------|-------------|
| opc | ode  | Operation   |
| 0   | 0    | Addition    |
| 1   | 0    | Subtraction |
| 0   | 1    | OR          |
| 1   | 1    | XOR         |



A diagram of a dia diagram Description auton

```
module N_bit_Alu(A,B,Opcode,Result);
parameter N = 4;
input [N-1:0] A,B;
input [1:0] Opcode;
output reg [N-1:0] Result;
wire [N-1:0] Adder_result;
N_bit_Adder #(N) m1(A,B,Adder_result);
always @(*) begin
      if (Opcode==0)
Result=Adder result;
      else if (Opcode==1)
Result=A|B;
 else if (Opcode==2)
Result=A-B;
 else if (Opcode==3)
Result=A^B;
end
endmodule
```

```
module N_bit_Alu_tb();
parameter N_tb = 4;
reg [N_tb-1:0] A_tb,B_tb,Result_expected;
reg [1:0] Opcode_tb;
wire [N_tb-1:0] Result_dut;
N_bit_Alu #(N_tb) dut(A_tb,B_tb,Opcode_tb,Result_dut);
integer i;
initial begin
for(i=0;i<99;i=i+1)begin</pre>
```

```
A_tb=$random;
B_tb=$random;
Opcode_tb=$random;
      case(Opcode_tb)
0:Result_expected=A_tb+B_tb;
1:Result_expected=A_tb|B_tb;
2:Result_expected=A_tb-B_tb;
3:Result_expected=A_tb^B_tb;
endcase
#10
if(Result_expected!=Result_dut)begin
$display ("Errror...");
$stop;
end
end
$stop;
end
initial begin
$monitor("A_tb=%d, B_tb=%d, Opcode_tb=%d,
Result_expected=%d",A_tb,B_tb,Opcode_tb,Result_expected);
end
endmodule
```

| <b>≖-</b>             | 4'b 1000 | 0100 | 0011 | 0101 | 1101 |      | 0110 | 0101 | 1111 | 1000 | 1101 | 0011 | 0000 | 0110 | 0011 | 0010 | 1111 | 1010 |
|-----------------------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| <b>g-</b> ∳ B_tb      | 4'b0101  | 0001 | 1101 | 0010 | 0110 | 1100 | 0101 | 0111 | 0010 | 0101 | 1101 | 1010 |      | 0011 | 1011 | 1110 | 0011 | 1100 |
| Result_expected       | 4b1101   | 0101 | 1111 | 0111 | 1111 | 1101 | 0001 | 1110 | 1101 |      |      |      | 1010 | 0111 | 1011 | 1110 | 1100 | 1110 |
| <b>⊕-</b> ∜ Opcode_tb | 2'd0     | 1    |      |      |      |      | 2    |      |      | 0    | 1    | 0    | (1   |      |      |      | (2   |      |
| <b>⊕-∜</b> Result_dut | 4b1101   | 0101 | 1111 | 0111 | 1111 | 1101 | 0001 | 1110 | 1101 |      |      |      | 1010 | 0111 | 1011 | 1110 | 1100 | 1110 |
| <b>a-</b> ∳ i         | 32'd8    | (0   | 1    | 2    | (3   | 4    | 5    | 6    | 7    | 8    | 9    | 10   | 11   | 12   | 13   | 14   | 15   | 16   |

| <b>≖-</b> ∳ A_tb            | 4b1001 | 1001 | 0111 | 1100 | 0111 | 1110 | 1111 | 1000 | 1111 | 0110 | 1010 | 0011 | 1111 | 1011 | 1001  | 0101 | 1001 | 1010 |
|-----------------------------|--------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|------|------|------|
| <b>g-</b> - <b>/</b> → B_tb | 4b1101 | 1001 | 0001 | 0010 | 1101 |      | 0011 | 1011 | 1010 | 1110 | 0110 | 1111 | 0100 | 0110 | 11,01 | 0101 | 0100 | 1011 |
| <b>-</b>                    | 4b1100 | 0010 | 0110 | 1110 | 1010 | 1111 |      | 1011 | 1001 | 0100 | 1100 |      | 1011 | 0101 | 1:00  | 0000 | 1101 | 1111 |
| <b>∄-</b> ∲ Opcode_tb       | 2'd2   | 0    | 2    | 0    | 2    | 1    |      |      | 0    |      | 3    |      |      | 2    |       | (3   | 0    | 2    |
| <b>∓-</b> ∜ Result_dut      | 4b1100 | 0010 | 0110 | 1110 | 1010 | 1111 |      | 1011 | 1001 | 0100 | 1100 |      | 1011 | 0101 | 11,00 | 0000 | 1101 | 1111 |
| <b>⊕-</b> ∳i                | 32'd40 | 27   | 28   | 29   | 30   | 31   | 32   | 33   | 34   | 35   | 36   | 37   | 38   | 39   | 40    | 41   | 42   | 43   |

### [Q6]

#### 6) Implement 4-bit ALU display on 7 Segment LED Display

- The design has 4 inputs: A, B, opcode, enable.
- The design has 7 outputs (a-g)
- Instantiate the N-bit ALU designed in the previous design with parameter N = 4
- · ALU should execute the operation on A and B depending on the input opcode
- ALU output should be considered as the digit to be displayed on the 7 segment LED display
- Below the truth table of the 7-segment decoder
- Since we have verified the ALU and Adder, we need to make sure that the outputs a to g are
  correct. Write 16 directed test vectors to exercise all the below digits with enable input equals
  to 1 then one directed test vector to drive the enable to 0. Make the testbench self-checking.

| 10    | I then one | un ecteu t | est vector | to drive the | e i able to | o. Iviake ti | ie testbelle | an sem-uneu |
|-------|------------|------------|------------|--------------|-------------|--------------|--------------|-------------|
|       | Input      |            |            |              | Output      |              |              |             |
| Digit | enable     | а          | b          | С            | d           | e            | f            | g           |
| 0     | 1          | 1          | 1          | 1            | 1           | 1            | 1            | 0           |
| 1     | 1          | 0          | 1          | 1            | 0           | 0            | 0            | 0           |
| 2     | 1          | 1          | 1          | 0            | 1           | 1            | 0            | 1           |
| 3     | 1          | 1          | 1          | 1            | 1           | 0            | 0            | 1           |
| 4     | 1          | 0          | 1          | 1            | 0           | 0            | 1            | 1           |
| 5     | 1          | 1          | 0          | 1            | 1           | 0            | 1            | 1           |
| 6     | 1          | 1          | 0          | 1            | 1           | 1            | 1            | 1           |
| 7     | 1          | 1          | 1          | 1            | 0           | 0            | 0            | 0           |
| 8     | 1          | 1          | 1          | 1            | 1           | 1            | 1            | 1           |
| 9     | 1          | 1          | 1          | 1            | 1           | 0            | 1            | 1           |
| Α     | 1          | 1          | 1          | 1            | 0           | 1            | 1            | 1           |
| b     | 1          | 0          | 0          | 1            | 1           | 1            | 1            | 1           |
| С     | 1          | 1          | 0          | 0            | 1           | 1            | 1            | 0           |
| d     | 1          | 0          | 1          | 1            | 1           | 1            | 0            | 1           |
| E     | 1          | 1          | 0          | 0            | 1           | 1            | 1            | 1           |
| F     | 1          | 1          | 0          | 0            | 0           | 1            | 1            | 1           |
| x     | 0          | 0          | 0          | 0            | 0           | 0            | 0            | 0           |
| A [3  | :0]/>      | Re         | sult [3:0  | 0]           | О           | ļD.          | QQ           | QQ          |







7-segment decoder

#### The design code:

```
module N_bit_Adder(A,B,C);
parameter N = 1;
input [N-1:0] A,B;
output [N-1:0] C;
assign C = A + B;
endmodule
module N_bit_Alu(A,B,Opcode,Result);
parameter N = 4;
input [N-1:0] A,B;
input [1:0] Opcode;
output reg [N-1:0] Result;
wire [N-1:0] Adder_result;
N_bit_Adder #(N) m1(A,B,Adder_result);
always @(*) begin
       if (Opcode==0)
Result=Adder_result;
       else if (Opcode==1)
Result=A|B;
 else if (Opcode==2)
Result=A-B;
  else if (Opcode==3)
Result=A^B;
end
endmodule
module SSD(A,B,Opcode,Enable,a,b,c,d,e,f,g);
parameter N_SSD = 4;
input [N_SSD-1:0] A,B;
input [1:0] Opcode;
input Enable;
output reg a,b,c,d,e,f,g;
wire [N_SSD-1:0] Result_alu;
N_bit_Alu #(N_SSD) Alu(A,B,Opcode,Result_alu);
always @(*) begin
       case({Result_alu,Enable})
5'b00001:{a,b,c,d,e,f,g}=7'b1111110;//0
5'b00011:{a,b,c,d,e,f,g}=7'b0110000;//1
```

```
5'b00101:{a,b,c,d,e,f,g}=7'b1101101;//2
5'b00111:{a,b,c,d,e,f,g}=7'b1111001;//3
5'b01001:{a,b,c,d,e,f,g}=7'b0110011;//4
5'b01011:{a,b,c,d,e,f,g}=7'b1011011;//5
5'b01101:{a,b,c,d,e,f,g}=7'b1011111;//6
5'b01111:{a,b,c,d,e,f,g}=7'b1110000;//7
5'b10001:{a,b,c,d,e,f,g}=7'b1111111;//8
5'b10011:{a,b,c,d,e,f,g}=7'b1111011;//9
5'b10101:{a,b,c,d,e,f,g}=7'b1110111;//a
5'b10111:{a,b,c,d,e,f,g}=7'b0011111;//b
5'b11001:{a,b,c,d,e,f,g}=7'b1001110;//c
5'b11011:{a,b,c,d,e,f,g}=7'b0111101;//d
5'b11101:{a,b,c,d,e,f,g}=7'b1001111;//e
5'b11111:{a,b,c,d,e,f,g}=7'b1000111;//f
default : {a,b,c,d,e,f,g}=0;
endcase
end
endmodule
```

#### The testbench code:

```
module SSD_tb();
parameter N_SSD_tb = 4;
reg [N_SSD_tb-1:0] A_tb,B_tb;
reg [1:0] Opcode_tb;
reg Enable_tb,a,b,c,d,e,f,g; //a:g expected
wire a_dut,b_dut,c_dut,d_dut,e_dut,f_dut,g_dut;
SSD #(N_SSD_tb) S0(A_tb,B_tb,Opcode_tb,Enable_tb,
             a_dut,b_dut,c_dut,d_dut,e_dut,f_dut,g_dut);
//Note OP=0:ADD,OP=1:OR,OP=2:SUB,OP=3:XOR
initial begin
#0 A_tb=10;B_tb=10;Opcode_tb=2;Enable_tb=1;{a,b,c,d,e,f,g}=7'b11111110;//0
#10 A_tb=1;B_tb=0;Opcode_tb=1;Enable_tb=1;{a,b,c,d,e,f,g}=7'b0110000;//1
#10 A_tb=10;B_tb=8;Opcode_tb=3;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1101101;//2
#10 A_tb=1;B_tb=2;Opcode_tb=0;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1111001;//3
#10 A_tb=2;B_tb=2;Opcode_tb=0;Enable_tb=1;{a,b,c,d,e,f,g}=7'b0110011;//4
#10 A tb=7;B tb=2;Opcode tb=2;Enable tb=1;{a,b,c,d,e,f,g}=7'b1011011;//5
#10 A tb=8;B tb=2;Opcode tb=2;Enable tb=1;{a,b,c,d,e,f,g}=7'b10111111;//6
#10 A_tb=5;B_tb=2;Opcode_tb=1;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1110000;//7
```

#10 A\_tb=15;B\_tb=7;Opcode\_tb=3;Enable\_tb=1;{a,b,c,d,e,f,g}=7'b11111111;//8

```
#10 A_tb=4;B_tb=5;Opcode_tb=0;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1111011;//9
#10 A_tb=5;B_tb=5;Opcode_tb=0;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1110111;//a
#10 A_tb=12;B_tb=1;Opcode_tb=2;Enable_tb=1;{a,b,c,d,e,f,g}=7'b0011111;//b
#10 A_tb=15;B_tb=3;Opcode_tb=2;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1001110;//c
#10 A_tb=5;B_tb=8;Opcode_tb=1;Enable_tb=1;{a,b,c,d,e,f,g}=7'b0111101;//d
#10 A_tb=7;B_tb=7;Opcode_tb=0;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1001111;//e
#10 A_tb=15;B_tb=0;Opcode_tb=2;Enable_tb=1;{a,b,c,d,e,f,g}=7'b1000111;//f
#10 A_tb=5;B_tb=5;Opcode_tb=0;Enable_tb=0;{a,b,c,d,e,f,g}=0;
#10
if({a_dut,b_dut,c_dut,d_dut,e_dut,f_dut,g_dut}!={a,b,c,d,e,f,g})begin
$display("Errrrror...");
$stop;
end
$stop;
end
initial begin
$monitor("A_tb=%d,B_tb=%d,Opcode_tb=%d,Enable_tb=%d,{a,b,c,d,e,f,g}=%b",
        A_tb,B_tb,Opcode_tb,Enable_tb,{a,b,c,d,e,f,g});
end
```

endmodule



```
# A tb=10,B tb=10,Opcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=1111110
# A tb= 1,B tb= 0,Opcode tb=1,Enable tb=1,{a,b,c,d,e,f,g}=0110000
# A tb=10,B tb= 8,Opcode tb=3,Enable tb=1,{a,b,c,d,e,f,g}=1101101
# A tb= 1,B tb= 2,Opcode tb=0,Enable tb=1,{a,b,c,d,e,f,g}=1111001
# A_tb= 2,B_tb= 2,Opcode_tb=0,Enable_tb=1,{a,b,c,d,e,f,g}=0110011
# A tb= 7,B tb= 2,Opcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=1011011
# A tb= 8,B tb= 2,Opcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=1011111
# A_tb= 5,B_tb= 2,Opcode_tb=1,Enable_tb=1,{a,b,c,d,e,f,g}=1110000
# A tb=15,B tb= 7,Opcode tb=3,Enable tb=1,{a,b,c,d,e,f,g}=1111111
# A tb= 4,B tb= 5,Opcode tb=0,Enable tb=1,{a,b,c,d,e,f,g}=1111011
# A tb= 5,B tb= 5,Opcode tb=0,Enable tb=1,{a,b,c,d,e,f,g}=1110111
# A tb=12,B tb= 1,Opcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=0011111
# A tb=15,B tb= 3,0pcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=1001110
# A tb= 5,B_tb= 8,Opcode_tb=1,Enable_tb=1,{a,b,c,d,e,f,g}=0111101
# A tb= 7,B tb= 7,Opcode_tb=0,Enable_tb=1,{a,b,c,d,e,f,g}=1001111
# A tb=15,B tb= 0,Opcode tb=2,Enable tb=1,{a,b,c,d,e,f,g}=1000111
# A tb= 5,B tb= 5,Opcode tb=0,Enable tb=0,{a,b,c,d,e,f,g}=0000000
```